LLVM API Documentation

 All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Groups Pages
llvm::Thumb1RegisterInfo Member List

This is the complete list of members for llvm::Thumb1RegisterInfo, including all inherited members.

ARMBaseRegisterInfo(const ARMSubtarget &STI)llvm::ARMBaseRegisterInfoexplicitprotected
avoidWriteAfterWrite(const TargetRegisterClass *RC) const llvm::ARMBaseRegisterInfovirtual
BasePtrllvm::ARMBaseRegisterInfoprotected
cannotEliminateFrame(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
canRealignStack(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
eliminateFrameIndex(MachineBasicBlock::iterator II, int SPAdj, unsigned FIOperandNum, RegScavenger *RS=NULL) const llvm::Thumb1RegisterInfovirtual
emitLoadConstPool(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, DebugLoc dl, unsigned DestReg, unsigned SubIdx, int Val, ARMCC::CondCodes Pred=ARMCC::AL, unsigned PredReg=0, unsigned MIFlags=MachineInstr::NoFlags) const llvm::Thumb1RegisterInfovirtual
FramePtrllvm::ARMBaseRegisterInfoprotected
getBaseRegister() const llvm::ARMBaseRegisterInfoinline
getCalleeSavedRegs(const MachineFunction *MF=0) const llvm::ARMBaseRegisterInfo
getCallPreservedMask(CallingConv::ID) const llvm::ARMBaseRegisterInfo
getCrossCopyRegClass(const TargetRegisterClass *RC) const llvm::ARMBaseRegisterInfo
getFrameIndexInstrOffset(const MachineInstr *MI, int Idx) const llvm::ARMBaseRegisterInfo
getFrameRegister(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
getLargestLegalSuperClass(const TargetRegisterClass *RC) const llvm::Thumb1RegisterInfo
getNoPreservedMask() const llvm::ARMBaseRegisterInfo
getOpcode(int Op) const llvm::ARMBaseRegisterInfoprotected
getPointerRegClass(const MachineFunction &MF, unsigned Kind=0) const llvm::Thumb1RegisterInfo
getRegAllocationHints(unsigned VirtReg, ArrayRef< MCPhysReg > Order, SmallVectorImpl< MCPhysReg > &Hints, const MachineFunction &MF, const VirtRegMap *VRM) const llvm::ARMBaseRegisterInfo
getRegPressureLimit(const TargetRegisterClass *RC, MachineFunction &MF) const llvm::ARMBaseRegisterInfo
getReservedRegs(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
getThisReturnPreservedMask(CallingConv::ID) const llvm::ARMBaseRegisterInfo
hasBasePointer(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
isFrameOffsetLegal(const MachineInstr *MI, int64_t Offset) const llvm::ARMBaseRegisterInfo
isLowRegister(unsigned Reg) const llvm::ARMBaseRegisterInfo
materializeFrameBaseRegister(MachineBasicBlock *MBB, unsigned BaseReg, int FrameIdx, int64_t Offset) const llvm::ARMBaseRegisterInfo
needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const llvm::ARMBaseRegisterInfo
needsStackRealignment(const MachineFunction &MF) const llvm::ARMBaseRegisterInfo
requiresFrameIndexScavenging(const MachineFunction &MF) const llvm::ARMBaseRegisterInfovirtual
requiresRegisterScavenging(const MachineFunction &MF) const llvm::ARMBaseRegisterInfovirtual
requiresVirtualBaseRegisters(const MachineFunction &MF) const llvm::ARMBaseRegisterInfovirtual
resolveFrameIndex(MachineBasicBlock::iterator I, unsigned BaseReg, int64_t Offset) const llvm::Thumb1RegisterInfo
rewriteFrameIndex(MachineBasicBlock::iterator II, unsigned FrameRegIdx, unsigned FrameReg, int &Offset, const ARMBaseInstrInfo &TII) const llvm::Thumb1RegisterInfo
saveScavengerRegister(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, MachineBasicBlock::iterator &UseMI, const TargetRegisterClass *RC, unsigned Reg) const llvm::Thumb1RegisterInfo
STIllvm::ARMBaseRegisterInfoprotected
Thumb1RegisterInfo(const ARMSubtarget &STI)llvm::Thumb1RegisterInfo
trackLivenessAfterRegAlloc(const MachineFunction &MF) const llvm::ARMBaseRegisterInfovirtual
UpdateRegAllocHint(unsigned Reg, unsigned NewReg, MachineFunction &MF) const llvm::ARMBaseRegisterInfo